## **UNIVERSITY OF VICTORIA**

## **EXAMINATIONS APRIL 2001**

# C SC 230 - Computer Architecture and Assembly Language (S01)

| NAME:                | <br>(Print) |
|----------------------|-------------|
| REG NUMBER           | <br>,       |
| TIME: 3 hours        |             |
| INSTRUCTOR: M. Serra |             |
| TOTAL MARKS: 130     |             |

#### TO BE ANSWERED IN THE PAPER

| Question No. | Value | Mark | Question No. | Value | Mark |
|--------------|-------|------|--------------|-------|------|
| 1            | 6     |      | 7            | 12    |      |
| 2            | 9     |      | 8            | 20    |      |
| 3            | 20    |      | 9            | 12    |      |
| 4            | 10    |      | 10           | 18    |      |
| 5            | 10    |      | TOTAL        | 130   |      |
| 6            | 13    |      | ·            |       |      |

#### **INSTRUCTIONS:**

- 1. STUDENTS MUST COUNT THE NUMBER OF PAGES IN THIS EXAMINATION PAPER BEFORE BEGINNING TO WRITE, AND REPORT ANY DISCREPANCY IMMEDIATELY TO THE INVIGILATOR
- 2. The examination paper consists of 12 pages.
- 3. The exam is not open book. However, you are given, together with this paper, an Appendix with details necessary to answer the questions.
- 4. Please be precise but brief, and use point form.
- 5. It is strongly recommended that you read the entire exam through from beginning to end before starting to answer the questions.
- 6. Maximum number of marks available is 130 part marks are available on all questions. The marks assigned to each question are printed within square brackets.

Question 1 [6]. Match each Assembler Directive with its meaning:

| Directive | Match to | Meaning                        |   |
|-----------|----------|--------------------------------|---|
| ORG       |          | Form constant byte             | A |
| EQU       |          | Form double byte constant      | В |
| RMB       |          | Form constant character string | С |
| FCB       |          | Equate symbol to value         | D |
| FCC       |          | Reserve memory bytes           | Е |
| FDB       |          | Set program counter to origin  | F |

Question 2 [9]. The code below shows the differences in loading addresses or contents of variables. State exactly what is the effect of each instruction (see first example). This code segment was posted on the Web page in the examples. If an instruction refers to the *address* of a variable, please state both the address in hexadecimal (you know it from the memory allocation directives), and the semantics (e.g. does it load the address or the content of a variable?).

| \$0000<br>\$A1,\$B2,\$C3<br>\$A6,\$B7,\$C8<br>1<br>1<br>\$AA<br>\$BB |                                                                                                                                                 |
|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| \$ABCD                                                               |                                                                                                                                                 |
| \$C000                                                               | ANSWERS HERE                                                                                                                                    |
| A #TEMP                                                              | $\underline{:}ACC A = \underline{$AA}$                                                                                                          |
| #TEMP3                                                               | <u>;                                    </u>                                                                                                    |
| I                                                                    |                                                                                                                                                 |
| A #TEMP2                                                             | <del>;</del>                                                                                                                                    |
| J                                                                    | <u>;                                    </u>                                                                                                    |
| I                                                                    | <del>;</del>                                                                                                                                    |
| #I                                                                   | <del></del>                                                                                                                                     |
| LIST                                                                 | <del></del>                                                                                                                                     |
| #LIST                                                                | <u>;</u>                                                                                                                                        |
| A LIST2                                                              | <u>;                                    </u>                                                                                                    |
|                                                                      | \$A1,\$B2,\$C3<br>\$A6,\$B7,\$C8<br>1<br>1<br>\$AA<br>\$BB<br>\$ABCD<br>\$C000<br>A #TEMP<br>#TEMP3<br>I #TEMP2<br>J J<br>I #I<br>LIST<br>#LIST |

```
Question 3 [20]. Write structured MC68HC11 code for the following design given in pseudo-code:
             IF R = S
                THEN
                       WHILE T < W
                          DO
                             DECREMENT W
                             R = 2 + R
                          END DO
                       END WHILE
             ELSE
                R = 2 + S
             END IF
Assume R, S, T, and W are 8-bit unsigned binary numbers, that storage has been allocated in the program by the
following code, and that R, S, T and W are initialized to some value in some other part of the program:
                    RMB 1
                                        T
                                               RMB 1
             S
                                        W
                    RMB 1
                                               RMB 1
```

Question 4 [10]. Below is the schematic design of a decoder used to connect the CPU and external memory, in this case 1 EEPROM chip and 2 RAM chips, and to provide appropriate addressing. By examining the diagram, state:

|                  |     |         |          | -                  |
|------------------|-----|---------|----------|--------------------|
|                  | A15 | 74LS139 | Y0<br>Y1 |                    |
| from address bus | A14 | A0      | Y2<br>Y3 | → RAM 1<br>→ RAM 2 |

(a) what are the address spaces allocated to each component? Give the range of addresses, in hexadecimal, including any unused area.

| unused: |  |
|---------|--|
|         |  |
|         |  |

### Question 5 [10].

(a) Assuming a 2's complement representation, convert the following numbers from decimal to 8-bit binary and to its equivalent hexadecimal:

| Decimal           | Binary | Hexadecimal |
|-------------------|--------|-------------|
| 2510              |        |             |
| -26 <sub>10</sub> |        |             |

(b) Given the 4-bit hexadecimal number, state its decimal equivalent according to the assumption of its representation listed in each heading:

| Hexadecimal     | Unsigned | 2's complement | Signed magnitude |
|-----------------|----------|----------------|------------------|
| A <sub>16</sub> |          |                |                  |
| 6 <sub>16</sub> |          |                |                  |



| Question 7 [12].                                        |   |
|---------------------------------------------------------|---|
| (a) [2] Describe the main function of a DMA.            |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
| •                                                       |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
| (b) [2] State what peripheral interfaces are.           |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
| (c) [2] State two main features of a RISC Architecture. |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         |   |
|                                                         | ļ |
|                                                         | 3 |
|                                                         |   |
| (c) [2] State two main features of a RISC Architecture. |   |



#### Question 8 [20].

You must set up the templates in Assembly Language for calling functions and returning from functions in a C program to help your friendly compiler writer. The general conventions are as follows:

- All parameters are to be passed through the stack.
- All parameters are to be passed by reference (i.e. their address).
- Storage is also created on the stack for whatever local variables are declared inside the function.

#### TEMPLATE (C Calling Conventions).

The caller pushes the arguments in right-to left order, then calls the function. When the function returns, it is the caller's responsibility to remove the arguments from the stack. After pushing the input arguments, but before issuing the actual call, the caller pushes the *address* of the location where the return value is to be placed. The function must copy this address and store the result at the location it points to. The address is considered a hidden argument to the function and it is the caller's responsibility to remove it eventually from the stack.

Use the pseudo-code below for a general function as an example for the template, so it can be marked more accurately.

```
FUNCTION TEST (R,S: INTEGER) -> T: INTEGER; {2 input parameters of type integer, one return parameter of type integer}

VAR T,W: INTEGER; {locals to function TEST}

{.....

code

assume here that somewhere accumulator A will contain the return value}

T = return value;
```

In the high level language, the caller issues something like:

```
Q = TEST(K,J)
```

You must provide a template for the conventions in both the calling routine and the called function. The template must include:

(i) for the calling routine:

END:

- (a) the instructions for pushing all parameters on the stack
- (b) the calling instruction
- (c) the instructions, after the function returns, to retrieve the function result
- (ii) in the called function:
  - (a) the instructions to allocate and deallocate local storage on the stack
  - (b) the instructions to save and restore local registers
  - (c) the instructions inside the function to copy the parameters from the stack into local registers
- (iii) the instructions to clean up the stack wherever appropriate (in caller or function called)
- (v) comment your code if you want me to understand what you are doing and give you any marks at all
- (vi) integers are assumed to be 8-bit long (only here!) with 16-bit addresses.

|                     | <br>                       |  |
|---------------------|----------------------------|--|
| Template for caller | Template for function TEST |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
| ·                   |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     |                            |  |
|                     | •                          |  |
|                     |                            |  |
|                     |                            |  |

April 2001 Dept. of Computer Science - Univ. of Victoria

| Question 9 [1                 | 2].             |                          |                                                                                                 |                         |
|-------------------------------|-----------------|--------------------------|-------------------------------------------------------------------------------------------------|-------------------------|
| The following                 | g code w        | vas discussed in         | the labs. Fill in the missing parts.                                                            |                         |
| ; Example                     |                 |                          | 31                                                                                              |                         |
| <pre>;connecte ;Use the</pre> | d to :<br>input | IC2. Store<br>capture in | measure the period (in clock cycles) the result in memory locations \$C500 nterrupt capability. | of a signal and \$C501. |
|                               |                 | T DEFINITION             |                                                                                                 |                         |
| REGBASE                       | FOII            | \$1000                   |                                                                                                 |                         |
| PORTA                         | EQU             | \$0                      |                                                                                                 |                         |
| TCTL2                         | EOU             | \$21                     |                                                                                                 |                         |
| PORTA<br>TCTL2<br>TMSK1       | EOU             | \$22                     |                                                                                                 |                         |
| TIC2                          | EOU             | \$12                     |                                                                                                 |                         |
| TFLG1                         | EQU             | \$23                     |                                                                                                 |                         |
| ;;<br>; CONTROI               |                 |                          | -                                                                                               |                         |
| IC2R                          | EQU             | %                        | ; SET FOR RISING EGDE                                                                           |                         |
| IC2                           | EQU             | %                        | ; IC2F IN TFLG1                                                                                 |                         |
| l                             |                 |                          |                                                                                                 |                         |
| SBASE                         |                 |                          |                                                                                                 |                         |
| ;; GENERAL                    |                 | ABLES                    |                                                                                                 |                         |
| PERIOD                        |                 |                          |                                                                                                 |                         |
| COUNT                         |                 | 1                        | ; WHICH EDGE?                                                                                   |                         |
|                               |                 | IP TABLE EN              |                                                                                                 |                         |
|                               | ORG             |                          |                                                                                                 |                         |
|                               | JMP             |                          |                                                                                                 |                         |
| ;; MAIN PRO                   | OGRAM           | <u>л</u>                 | · <b></b>                                                                                       |                         |
| MAIN                          | ORG             | \$C000                   |                                                                                                 |                         |
| 1417 7174                     | LDS             |                          |                                                                                                 |                         |
|                               | LDS             |                          |                                                                                                 |                         |
|                               | וענו            | TREODASE                 |                                                                                                 |                         |

| ;; INITIALI | ZATION                                 |                                           |
|-------------|----------------------------------------|-------------------------------------------|
| START       | SEI                                    | ; DISABLE INTERUPTS                       |
|             | LDAA                                   | ; CLEAR FLAG IC2F                         |
|             | STAA                                   |                                           |
|             | BSET TMSK1,Y IC2                       | ; ENABLE IC3 INT                          |
|             | LDAA                                   | ; SET IC2 RISING EDGE                     |
|             | STAA                                   |                                           |
| LOOP        | CLR COUNT<br>CLI<br>BRA LOOP           | ; ENABLE INTERRUPTS<br>; DO ANYTHING HERE |
| •           | RRUPT HANDLER                          |                                           |
| IC2INT      | LDAA                                   | ; CLEAR EVENT FLAG!                       |
|             | STAA                                   |                                           |
|             | TST COUNT<br>BNE SECOND                |                                           |
|             | LDD                                    | ; LOAD TIME OF CAPTURE                    |
| ·           | STD PERIOD<br>INC COUNT<br>BRA DONE    | ;AND STORE IT                             |
| SECOND      | LDD                                    | ; LOAD TIME OF CAPTURE                    |
|             | SUBD PERIOD<br>STD PERIOD<br>CLR COUNT | ; CALCULATE PERIOD                        |
| DONE        | RTI<br>END                             | ; RETURN FROM INTERUPT                    |
|             |                                        |                                           |

| ou feel confident that you are able to design and implement a traffic light controller                                                                                      |          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| nterrupts are automatically masked when one gets to the interrupt service routine in the MC68HC11                                                                           |          |
| When the MC68HC11 processes an interrupt service routine all registers, except the CCR, are aved on the stack                                                               |          |
| The SEI instruction is used to globally unmask interrupts in the MC68HC11                                                                                                   |          |
| The Jump Table location for the address of the interrupt service routine for TOC3 is \$00D9 in the MC68HC11                                                                 |          |
| XIRQ and IRQ have the same priority in the MC68HC11                                                                                                                         |          |
| The CCR contains bits to define interrupt priorities in the MC68HC11                                                                                                        |          |
| If the TOF bit is set when the timer interrupts are enabled and interrupts unmasked, an interrupt will occur immediately in the MC68HC11                                    |          |
| The TOI bit in the TMSK2 register is set when the TCNT register overflows in the MC68HC11                                                                                   |          |
| The IC2F bit in register TFLG1 is set when Pin 2 of Port A receives a signal transition and the appropriate input capture edge has beet programmed in TCTL2 in the MC68HC11 |          |
| The single precision IEEE floating point standard format has different representations for +0 and -0.                                                                       |          |
| In 2's complement addition, overflow can only occur when adding 2 large negative numbers.                                                                                   |          |
| If TCTL2 contains '00000110' it implies that IC1 has its capture disabled, IC2 will capture on a rising edge, and IC3 will capture on a falling edge in the MC68HC11        |          |
| RISC processor are designed with few instructions in the instruction set and many registers                                                                                 |          |
| The MC68HC11 is a RISC processor                                                                                                                                            |          |
| The timer overflow flag is set when TCNT moves from \$FFFF to \$0000 and it is cleared automatically in the next cycle in the MC68HC11                                      |          |
| The SPARC processor, commonly found in Sun workstations, is a CISC processor.                                                                                               | $\top$   |
| When the <i>I</i> bit in the condition code register is set to 1, interrupts are enabled in the MC68HC11                                                                    | $\dashv$ |

 $\mathtt{T}\ \mathtt{H}\ \mathtt{E}\qquad \mathtt{E}\ \mathtt{N}\ \mathtt{D}$